Skip to main content
U.S. flag

An official website of the United States government

Official websites use .gov
A .gov website belongs to an official government organization in the United States.

Secure .gov websites use HTTPS
A lock ( ) or https:// means you’ve safely connected to the .gov website. Share sensitive information only on official, secure websites.

CD-SEM Measurement of Line-Edge Roughness Test Patterns for 193-nm Lithography

Published

Author(s)

B Bunday, M R. Bishop, John S. Villarrubia, Andras Vladar

Abstract

The measurement of line-edge roughness (LER) has recently become a major topic of concern in the litho-metrology community and the semiconductor industry as a whole, as addressed in the 2001 International Technology Roadmap for Semiconductors (ITRS) roadmap. The Advanced Metrology Advisory Group (AMAG, a council composed of the chief metrologists from the International SEMATECH (ISEMATECH) consortium s Member Companies and from the National Institute of Standards and Technology (NIST) has begun a project to investigate this issue and to direct the critical dimension scanning electron microscope (CD-SEM) supplier community towards a semiconductor industry-backed solution for implementation. The AMAG group has designed and built a 193 nm reticle that includes structures implementing a number of schemes to intentionally cause line edge roughness of various spatial frequencies and amplitudes. The lithography of these structures is in itself of interest to the litho-metrology community and will be discussed here. These structures, along with several other photolithography process variables, have been used to fabricate a set of features of varying roughness value and structure which span the LER process space of interest. These references are, in turn, useful for evaluation of LER measurement capability.Measurements on different CD-SEMs of major suppliers were used to demonstrate the current state of LER measurement. These measurements were compared to roughness determined off-line by analysis of top-down images from these tools. While no official standard measurement algorithm or definition of LER measurement exists, definitions used in this work are presented and compared in use. Repeatability of the measurements and factors affecting their accuracy were explored, as well as how CD-SEM parameters can affect the measurements.
Proceedings Title
Process and Materials Characterization and Dignostics in IC Manufacturing, Conference | | Process and Materials Characterization and Diagnostics in IC Manufacturing | | | SPIE
Volume
5041
Conference Dates
February 1, 2001
Conference Location
Undefined
Conference Title
Proceedings of SPIE--the International Society for Optical Engineering

Keywords

critical dimension (CD), dimensional metrology, line edge roughness (LER), polycrystalline silicon, power spectral density (PSD), resist, scanning electron microscopy (SEM)

Citation

Bunday, B. , Bishop, M. , Villarrubia, J. and Vladar, A. (2003), CD-SEM Measurement of Line-Edge Roughness Test Patterns for 193-nm Lithography, Process and Materials Characterization and Dignostics in IC Manufacturing, Conference | | Process and Materials Characterization and Diagnostics in IC Manufacturing | | | SPIE, Undefined (Accessed October 4, 2024)

Issues

If you have any questions about this publication or are having problems accessing it, please contact reflib@nist.gov.

Created June 30, 2003, Updated October 12, 2021