## Advanced Metrology for Nanoelectronics at the National Institute for Standards and Technology

Stephen Knight Robert Celotta David G. Seiler

# Outline

- A few more words about NIST...
  - Office of Microelectronics Programs
  - Center for Nanoscale Science and Technology
  - Semiconductor Electronics Division
- Emerging Devices and Materials
- Conclusions

## **Office of Microelectronics Programs**



### **Critical Dimension and Overlay Projects**

- Precision Engineering Division
- SEMATECH/ISMI
  - Member Companies
- Semiconductor Electronics Division
- Statistical Engineering Division
- Polymers Division
- Surface and Microanalysis Science Division
- Optical Technology Division
- University of Edinburgh
- VLSI Standards
- Other National Metrology Institutes

### Standard Reference Materials?

### 40-50nm Diameter Carbon Nanotubes!!



# Refrigerator installed at STAR

Cryogen-free 100 mK refrigerator installed on Hitachi fieldemission SEM at STAR Cryoelectronics

## **SEM Operation at 800 Kx**

Slow 3, Compressor On

Slow 3, Compressor Off

S4800-0072 10.0kV 5.6mm x800k SE(U)

50.0nm

S4800-0073 10.0kV 5.6mm x800k SE(U)

50.0nm

SEM images with and without cryocooler in operation; negligible degradation. If this configuration is repeatable, vibration issue is solved.

### Center for Nanoscale Science and Technology (CNST)

- New multidisciplinary center aimed at converting nanotechnology discoveries to products
- Mission: develop the necessary measurement science and instrumentation to meet emerging needs
- Establish the materials and process characterization to enable scaled-up, reliable, cost effective manufacturing of nanoscale materials, structures, devices, and systems
- Partner with industry, academia, and government to turn the potential of nanotechnology into reality





POC: Dr. Robert Celotta, (301)-975-3710 robert.celotta@nist.gov

# Center for Nanoscale Science and Technology



The Center enables science and industry by providing essential measurement methods, instrumentation, and standards to support all phases of nanotechnology development, from discovery to production.

# **Nano-Imprint Lithography Tool:** Nanonex NX-2000



### E-beam Lithography System: Leica VB300 (projected availability April 2007)



### Deep RIE Etch



### Nano-Manhattan?





Scanning Electron Micrograph (SEM) of a photo-lithographically patterned and wet etched Si template prepared for polymer hot embossing.



SEM of a microfluidic channel fabricated by hot embossing pattern shown in A into poly(methyl methacrylate) (PMMA) substrate at 105 °C, 5.5 MPa for 30 min; Images acquired by Monica Edelstein and Jayna Shah.



MSELS4700 5.0kV 3.7mm x80.0k SE(M) 6/7/2005 12:32

Magnetic dot in well: magnetic metal (Co) deposited inside a SiO<sub>2</sub> well, for spintronics measurements. The well and the metal dot are both deliberately designed to be oval in shape, in order to avoid magnetic shape anisotropy. Note the very small gap between the inner edge of the well and the outer edge of the metal dot, and the excellent overlay. Fabricated at NIST; Emmanouel Hourdakis, Cindi Dennis, Bill Egelhoff, Neil Zimmerman.

500nm

MSELS4700 1.0kV 5.4mm x4.00k SE(M) 9/27/2005 10:25

Coulomb blockade transistor and carbon nanotube: the bright vertical and horizontal lines are Al leads fanning out from the tunnel junctions that produce the Coulomb blockade. The faint white line running roughly horizontally between the two bright vertical lines in the center of the micrograph is a carbon nanotube. We are attempting to measure electrostatic charge transfer in the nanotube. Fabricated at NIST and University of Maryland; Emmanouel Hourdakis, Neil Zimmerman.



After D.M. Tennant and C.R. Marrian, J. Vac. Sci. Technol. (2003)

### Lithographically-Directed Self-Assembly

- Lithography: creates arbitrary shapes and complex hierarchies, but limited to 40 nm pitch, 5-10 nm size features
- Self-assembly: massively parallel, works with nanoscale objects, but generates only simple arrays without long-range order or hierarchy



Polystyrene/PMMA diblock copolymer template

NUST National Institute of Standards and Technology • Technology Administration • U.S. Department of Commerce

100 nn





### Self-Assembly and Sub-Lithographic Patterning

Field or chemical-recognition assisted nanostructure deposition

Wiring substructure produced conventionally

"Spontaneous assembly of subnanometre ordered domains in the ligand shell of monolayer-protected nanoparticles", A.M. Jackson, J.W. Myerson and F. Stellacci, *Nature Materials*, **3** 330 (2004)





## **Semiconductor Electronics Division**



# Random Telegraph Signal (RTS): a probe for single electronic defects



The bias-voltage/temperature dependence of the capture and emission times allow one to determine the type, location, and barrier energy of the defects.

# Combining techniques to extend profiling range



# Defining and developing metrology for future silicon nanotechnology

# NIST is developing the advanced metrology required for Si-based nanoelectronics

**Focus:** Electrical and physical metrology of the *basic building blocks* of confined-silicon devices (e.g., quantum layers, wires, and quantum-dots).





CVD-SiNW

Extrapolation of existing CMOS fabrication technology...

#### Mobility enhancement observed



op Dow

Latest results in Poster 010 2007 FCMN

50 nm

5 µm

S-M Koo, et al., Nano Letters,

2005. & Nanotechnology, 2005.

New Test Structures Developed

Gate

qo

Dow

Sophisticated Test Structures for self-assembled nanowires

Qiliang Li, et al., IEEE Trans on Nanotech. March 2007.

### Hybrid Si/molecular-electronic Devices

NIST is developing the measurement infrastructure necessary to enable the integration of molecular electronics with CMOS





## Micro Hot Plate Gas Sensor



## **Emerging Devices and Materials**

- Islands of research activity
- As efforts grow, increasing collaboration
- Coordinated programs

### Nano-Magnetics **Scanning Electron Microscope Polarization Analysis**

![](_page_28_Picture_1.jpeg)

### CNST, John Unguris

![](_page_28_Picture_3.jpeg)

![](_page_29_Figure_0.jpeg)

![](_page_30_Figure_0.jpeg)

#### Spin-Transfer Microwave Nano-Oscillators

Bill Rippard, Matt Pufall, Shehzaad Kaka, Stephen Russek, and Tom Silva

Electronics and Electrical Engineering Laboratory, NIST-Boulder

Spin-transfer oscillators use electron spin to induce coherent precession of magnetization; tunable from 5 to over 40 gigahertz depending on dc current and magnetic field; 50 nanometers in diameter. They have very narrow spectral linewidths.

![](_page_31_Figure_4.jpeg)

![](_page_31_Figure_5.jpeg)

![](_page_31_Figure_6.jpeg)

Phase-locking of the dynamic magnetic properties of two spintransfer oscillators located 500 nanometers apart

> Perhaps as magnetics makes its way into the common semiconductor world, this will provide a useful system reference clock. — Michael Brown, Intel

![](_page_31_Picture_9.jpeg)

![](_page_31_Picture_10.jpeg)

#### Future applications :

- Reference oscillators
- Directional transmitters and receivers in cell phones and radar systems
- Nano-wireless communications within or between chips
- High-frequency signal processors
- On-chip microwave spectroscopy
- Switching of magnetic random access memory (MRAM)

## Conclusions

- Robust programs supporting Nanoelectronics metrology at NIST
- Internal and external collaborations are essential for success!

![](_page_32_Picture_3.jpeg)

# Thank you!

**Office of Microelectronics Programs** http://eeel.nist.gov/omp Stephen Knight (301)975-2871

Center for Nanoscale Science and Technology http://physics.nist.gov/Divisions/Div841/Gp3/cnst home.html Robert Celotta (301)975-3710

> Semiconductor Electronics Division http://eeel.nist.gov/sed David G. Seiler (301)975-2074

![](_page_33_Picture_4.jpeg)