

### CHIPS for America Substrates and Substrate Materials Program



### **Today's Speakers**





Dan Berger Associate Director NAPMP



Aaron Forster Program Manager Materials and Substrates

## **Disclaimer**



- Statements and responses to questions about advanced microelectronics research and development programs in this webinar:
  - Are informational, pre-decisional, and preliminary in nature.
  - Do not constitute a commitment and are not binding on NIST or the Department of Commerce.
  - Are subject in their entirety to any final action by NIST or the Department of Commerce.
- Nothing in this presentation is intended to contradict or supersede the requirements published in any future policy documents or Notices of Funding Opportunity.

## **Webinar Expectations**



### Agenda

- CHIPS R&D Program
- Substrates and Substrate Materials Program
- Materials and Substrates Proposer's Day

# By the end, attendees should better understand

- Outcomes of the Materials and Substrates Program
- Key Dates in the Materials and Substrates Funding Opportunity
- Materials and Substrates Proposer's Day Details

## **CHIPS R&D**



- Vision A vibrant and self-sustaining U.S. domestic semiconductor ecosystem that revitalizes American manufacturing, grows a skilled and diverse workforce, and leads the world in semiconductor research and innovation.
- Mission Accelerate the development and commercial deployment of foundational semiconductor technologies by establishing, connecting, and providing access to domestic research efforts, tools, resources, workers, and facilities.



### **CHIPS R&D Programs**





# Establishing Advanced Packaging in the U.S.



The National Design in the U.S., The Chiplet Packaging Technology Advanced and Design build in the U.S., Investment Areas Roadmaps Packaging Piloting and sell worldwide Ecosystem Facility (NAPPF) Successful • All aspects of Key to facilitating Chiplet discovery, • NIST-sponsored technologies development disaggregation and high-volume roadmaps: required to develop efforts will be reaggregation manufacturing MRHIEP, a leading-edge onmethodologies, transitioned and **MAESTRO** and Piloting and shore advanced validated for protocols, standards, MAPT prototyping fabrication and scaled transition to packaging functions • Other roadmaps: manufacturing warehousing design U.S. manufacturing HIR and IRDS capability for test, repair and reliability, and holistic design tools and methodologies

# **NAPMP Priority Research Investment Areas**

ecosystem



Materials and substrates are the platform for heterogeneous integration of dielets

Equipment, tools, and processes are needed to pattern substrates and assemble dielets and passivate assemblies

Thermal management and efficient power delivery are critical needs

Photonics and connectors allow the assembly to interact with the outside world

Automated design for test, repair, security, and reliability; substrate and process dependent

The NAPPF provides a test bed for integration of the different investment areas and also functions as a piloting and prototyping facility

The chiplet ecosystem is crucial for any implementation of advanced packaging



# Substrates and Substrate Materials Program

# **Substrates and Substrate Materials Program**

### Vision & Mission

- The Program vision is to drive U.S. leadership in advanced substrates manufacturing for advanced packaging in the United States
- The program mission is to develop critical and relevant innovations for advanced substrates to enable cutting edge advanced packaging applications and scale up substrate innovations into U.S. manufacturing

### **Objectives**

- 1. Accelerate domestic R&D and innovation in advanced packaging materials and substrates;
- 2. Translate domestic materials and substrate innovation into U.S. manufacturing, such that these technologies are available to U.S. manufacturers and customers, including to significantly benefit U.S. economic and national security;
- 3. Support the establishment of a robust, sustainable, domestic capacity for advanced packaging materials and substrate R&D, prototyping, commercialization, and manufacturing; and
- 4. Promote a skilled and diverse pipeline of workers for a sustainable domestic substrate manufacturing sector.

## Approach





#### Scale down: shrinking features on a package:

- Making the features on the package approach those at the top level on a monolithic CMOS chip
- Reducing the distance between dies that are assembled on a multi-chip package to approach the distance between IP blocks on a monolithic chip



#### Scale out: increasing the areal density of chips on a package

- ✓ Accommodate a larger number of closely packed heterogeneous die
- ✓ Address the power delivery, thermal dissipation and external connection challenges
- Develop standards and protocols to accommodate a large and diverse set of chips (chiplets)



#### R&D that leads to sustainable manufacturing at appropriate volume

- Translate domestic materials and substrate innovation into U.S. manufacturing
- Promote a skilled and diverse pipeline of workers for a sustainable domestic substrate manufacturing sector

# **Program Scope**

### **3 Technical Areas**

- Organic substrates, including fan-out.
- Glass-based substrates
- Semiconductor-based substrates

Flexible and substrates for biomedical applications

Applicants can propose to one or more technical areas



### Activities

#### TECHNICAL

- Basic and applied R&D
- Substrate development
- Demonstration device
  development

#### NON-TECHNICAL

- Commercial viability
- Workforce development
- Domestic Production

### Awards

- \$300 Million total over 5 years
- Individual awards up to \$100 Million

Co-investment not required. It is encouraged.





# **Substrates and Substrate Materials**



### What <u>is</u> within program scope?

- Substrate wiring
- Via pitches
- Through substrate vias
- Number of levels on both sides of the substrate
- One or more passive or active components embedded in the substrate for enhanced functionality

### What is **<u>NOT</u>** within program scope?

- Traditional boards
- Interposers
- Small area substrates

# **Materials and Substrates Funding Opportunity**



- Follow QR code for full text of funding opportunity
- Sections to provide as much detail for applicants:
  - Funding opportunity description (project-level activities, structure, and technical areas and targets)
  - **Project-level Non-Technical Targets** (*workforce, commercial viability, domestic production*)
  - Demonstration Devices
  - Broader Impacts (future Investments, support for other R&D, inclusive opportunities, environmental, and community impact)
  - Research Security, Eligibility, and Application Process
- Encourage those interested to familiarize themselves and direct questions to <u>research@chips.gov</u> with "2024-NIST-CHIPS-NAPMP-01 Questions" in subject.





# **Materials and Substrates NOFO: key dates**



#### **Collaboration is Critical for Success Materials** EDA and vendors substrate suppliers **System** Chiplet **Educational** houses fabricators and end institutions users Equipment Chiplet **OSATS** and **Prototypes** and tool designers **IDMs** vendors **Thermal** and connector solutions

We encourage you to begin identifying your individual contributions to the ecosystem as well as partners who can help accomplish the vision and goals of the NAPMP.





### **Materials and Substrates Proposer's Day**

- One day event on March 12, 2024
- Hilton Rockville Executive Meeting Center in Rockville, MD
- Hybrid Meeting, In-person attendance is strongly encouraged.
  - Plenary session describing Materials and Substrates Notice of Funding Opportunity requirements and submission process in detail
  - Breakout sessions to facilitate networking among attendees. Virtual attendees will have a breakout session.
- Learn more and register at CHIPS.gov under Events
- Registration will close March 5, 2024. Please Register!







Can applicants receive money from both the \$39 billion for incentives and the \$11 billion for R&D?

Yes, applicants can receive funding from both programs if the applicant can show the Department how its proposed projects / uses of funding would advance the individual objectives of each program.





Are there non-technical targets applicants should consider?

Yes, the Education and Workforce Development and Commercial Viability and Domestic Production Targets are described in section 1.6.





What successful outcomes do you expect to come out from the award recipient's research?

This funding opportunity seeks applications for activities that will achieve the following objectives:

- Accelerate domestic R&D and innovation in advanced packaging materials and substrates;
- Transition domestic materials and substrate innovation into U.S. manufacturing, such that these technologies are available to U.S. manufacturers and customers, including to significantly benefit U.S. economic and national security; and
- Promote a skilled and diverse pipeline of workers for a sustainable domestic substrate manufacturing sector.







### Is there an opportunity to meet potential team members?

CHIPS R&D encourages collaborative proposals under this NOFO. Though not required, CHIPS R&D expects that applicants assembling teams may be best suited to collectively provide the full range of expertise and capabilities needed to achieve the program objectives, including the proposed project-level targets.

The Materials and Substrates Proposer's Day on March 12, 2024 will provide opportunities for networking.



# **Thank You**

Direct additional questions to research@chips.gov with 2024-NIST-CHIPS-NAPMP-01 in subject.